Thermal Diffusivity Sensing:

A New Temperature Sensing Paradigm

C.P.L. van Vroonhoven and K.A.A. Makinwa Electronic Instrumentation Laboratory / DIMES Delft University of Technology, Delft, the Netherlands

the untrimmed inaccuracy of such sensors to a few degrees After batch calibration, the inaccuracy of such Celsius. sensors can be reduced to  $\pm 0.25^{\circ}$ C (3 $\sigma$ ) over the military temperature range (-55 to 125°C) [2], which can be improved to  $\pm 0.1$  °C (3 $\sigma$ ) by individual trimming at a single temperature [3]. However, individual trimming of packaged devices is costly and time-consuming. Wafer level trimming is easier, although the mechanical stress associated with packaging can cause BJT-based sensors to exhibit several tenths of a degree of 'packaging shift' [4]. Moreover, compared to older designs [2], the inaccuracy of BJT-based sensors in deep sub-micron CMOS, at best, has not improved [5][6][7]. Although some recent work has been done on MOSFET-based sensors, their inaccuracy is much worse than that of BJT-based sensors: inaccuracies of -0.4/+0.6 °C over a 100 °C range have been reported after (costly) two-temperature trimming [8].

Abstract- This paper presents an overview of recently

developed absolute temperature sensors based on the

measurement of the thermal diffusivity of silicon, D. Such

sensors make use of the fact that, in IC-grade silicon, D has a

well-defined temperature dependence and is insensitive to

process spread. D can be determined by measuring the thermal

delay between an on-chip heater and an on-chip relative

temperature sensor This delay can then be digitized or used to

fabricated in 0.7µm and 0.18µm bulk CMOS, and in 0.5µm SOI

temperature and they work over a wide temperature range from

-70°C to 170°C. It was found that the inaccuracy of TD sensors

scales with process technology and is insensitive to mechanical

stress. An implementation in 0.18µm bulk CMOS achieved an

I. INTRODUCTION

sensors for temperature control and thermal management has

become widespread [1]. Because of their low cost and ease of

use, CMOS temperature sensors are found in many consumer

and industrial applications. Most CMOS temperature sensors

are based on the well-understood temperature dependence of

bipolar transistors or diodes. However, process spread limits

Over the last few decades, the use of integrated temperature

untrimmed inaccuracy of ±0.2°C (3σ) from -55°C to 125°C.

Proof-of-concept thermal diffusivity (TD) sensors were

Their outputs are well-defined functions of

define the output frequency of an oscillator.

technology.

A promising alternative is based on the measurement of the thermal diffusivity of bulk silicon, D, which is a strong function of absolute temperature T, being approximately proportional to  $1/T^{l.8}$  [9][10]. D can be determined by measuring the time it takes for a small amount of heat to diffuse from an on-chip heater to a neighboring relative temperature sensor, usually a thermopile (Fig. 1). Such a structure is known as an electrothermal filter (ETF), since the

heat signal will be delayed and attenuated as it diffuses through the substrate. For highly pure IC-grade silicon, D is very well-defined. Furthermore, the spacing between the heater and the thermopile, s, is accurately determined by lithography. As a result, thermal diffusivity (TD) sensors have well-defined characteristics and can achieve low untrimmed inaccuracy.

TD sensing was first reported in the 1960's and 70's [11][12], but poor lithography and the lack of precision readout circuitry limited their accuracy. Also, the small signals (millivolts) associated with the high thermal conductivity of silicon resulted in poor resolution [13][14], even when a large amount of heater power (>10mW) was dissipated.

This paper presents an overview of several recently developed temperature-to-frequency and temperature-todigital converters [15-25] based on the measurement of D. Section II discusses the ETF in more detail, after which section III will present several readout architectures that have enabled the development of high-precision TD sensors. Key improvements include significant power reduction, direct digitization and full, CMOS-compatible integration. As will be shown in the measurement results (section IV), these improvements, in turn, have enabled accurate characterization of the effects of lithographic error (for several process nodes), mechanical stress, doping variations and batch-to-batch spread. Measurements on TD sensors, implemented in 0.7µm and 0.18µm bulk CMOS and 0.5µm SOI CMOS technology, show that they indeed have well-defined characteristics and can achieve untrimmed inaccuracies as low as  $\pm 0.2^{\circ}C$  (3 $\sigma$ ) over the military temperature range.

Some potential applications of TD sensors are discussed in section V. Because their inaccuracy scales with process technology, they are well-suited for the thermal management of microprocessors. They can also be used for hightemperature applications (>200°C), since they are unaffected by leakage currents. The paper ends with conclusions.



Figure 1: Side view of an Electrothermal Filter in bulk CMOS technology.



Figure 2: Micrograph showing a CMOS Electrothermal Filter (ETF).

### II. THE ELECTROTHERMAL FILTER

As discussed in the introduction, D can be determined by measuring the characteristics of an electrothermal filter (ETF). Fig. 2 shows a micrograph of an implementation in a 0.7 $\mu$ m CMOS process. The heater is an n<sup>+</sup>-diffusion resistor, while the relative temperature sensor is a thermopile made by connecting a number of p<sup>+</sup>-diffusion/aluminum thermocouples in series. This ETF only requires diffusion resistors and interconnect, and so can be implemented in any CMOS process.

Since *D* is finite and temperature-dependent, an ETF can be seen as a thermal low-pass filter with *temperature-dependent* filtering characteristics. Its phase shift will then be a function of absolute temperature and, advantageously, be immune to amplitude variations caused by the effect of process spread on heater resistance and thermopile sensitivity.

The simplest possible ETF consists of a point heater and a point sensor at the surface of an infinitely thick substrate. If the generated heat is a sine wave with frequency  $f_{ETF}$  then it can be shown [26] that the phase shift  $\phi_{ETF}$  of the sensor's output is given by:

$$\phi_{ETF} \propto s \sqrt{\frac{f_{ETF}}{D(T)}}$$
 (1)

So if either  $f_{ETF}$  or  $\phi_{ETF}$  is constant, the other variable will be a function of temperature. Simulation results for  $f_{ETF} = 85$ kHz or  $\phi_{ETF} = 90^{\circ}$  are shown in Fig. 3, under the assumption that s $= 24 \mu m$  and  $D(300 \text{K}) = 0.89 \text{cm/s}^2$ . From (1), it follows that in constant phase mode,  $f_{ETF}(T) \propto 1/T^{1.8}$ , and that in constant frequency mode,  $\phi_{ETF}(T) \propto T^{0.9}$ . The effect of thermal expansion on s is at the 3ppm/K level, and can be neglected.

More complex ETF geometries (such as the ETF in Fig. 2) can be made to approximate the point ETF model by locating the junctions of the thermopile on the heater's constant phase-shift contours [19]. This strategy maximizes the ETF output voltage ( $V_{ETF}$ ), since it maximizes the vector sum of the individual thermocouple voltages.



Figure 3: Temperature-dependent ETF output characteristics for both phaseand frequency readout.

The accuracy of an ETF depends on the accuracy of its geometry and of *D*. For IC-grade silicon, and low doping levels (less than  $10^{17}$  atoms/cm<sup>3</sup>), *D* is insensitive to process spread [18][25][27]. Two important geometric parameters are the location of the heater and the location of the thermopile's hot junctions. Errors in the former are rejected by the ETF's circular symmetry (Fig. 2), while the latter is defined by the contact mask. Lithographic inaccuracy ( $\delta s/s$ ) is the dominant source of error in ETFs, and, for a given technology, can be minimized by making *s* sufficiently large.

The main challenge associated with reading out an ETF is obtaining sufficient SNR. For the Fig. 2 ETF, a heater power dissipation ( $P_{heat}$ ) of 1mW, a thermopile sensitivity of 10mV/K and  $s = 24 \mu m$ ,  $V_{ETF}$  is typically only 160 $\mu$ V<sub>pp</sub>. The white noise associated with the thermopile's resistance (several k $\Omega$ ) then dictates a narrow readout bandwidth. For  $P_{heat} = 1$ mW and a noise bandwidth of 1Hz, the noise level will be only 0.19°C<sub>rms</sub> [21]. This is rather high; BJT-based temperature sensors typically require only tens of  $\mu$ W's for similar noise performance.

One way to improve the ETF's SNR is by moving the thermopile closer to the heater, i.e. by reducing *s*. A scaled version of the Fig. 2 ETF ( $s=11\mu m$ ), in the same process, had 3.3x more SNR. However, the relative effect of lithographic error increases linearly, increasing the untrimmed temperature inaccuracy.

ETFs can also be implemented in SOI technology, in which case the buried SiO<sub>2</sub> layer will reduce the amount of heat lost to the substrate, thereby increasing  $V_{ETF}$  (Fig. 4). FEM simulations show that the presence of a SiO<sub>2</sub> layer (buried at a depth of a few microns) increases  $V_{ETF}$  (and therefore the SNR) by about 5x. In an SOI process, an ETF with  $s = 24\mu m$ was measured to have a noise level of  $0.037^{\circ}C_{rms}$  (again for  $P_{heat} = 1 mW$  and a 1Hz noise bandwidth) [25].



Figure 4: Side view of an Electrothermal Filter (ETF) in SOI CMOS. The buried  $SiO_2$  layer reduces the amount of heat lost to the substrate.

## **III. ETF READOUT ARCHITECTURES**

From the SNR discussion above, it is clear that successful ETF readout architectures must be narrowband systems, and that their resolution will probably be thermal-noise limited. Since the output of an ETF is a phase-shifted AC signal, this suggests the use of synchronous phase detection.

An example of such a readout architecture is the electrothermal frequency-locked loop (FLL), shown in Fig. 5. Here the ETF is driven by a voltage-controlled oscillator (VCO), while its phase shift  $\phi_{ETF}$  is detected by a synchronous phase detector that drives an integrator. The VCO's output frequency is adjusted until the integrator's DC input becomes zero. This corresponds to a 90° phase shift between its two inputs, and so  $\phi_{ETF}$  is forced to 90°. From (1), this ensures that  $f_{VCO}(T) \propto 1/T^{1.8}$ . Furthermore, the presence of an integrator reduces the system bandwidth to a narrow band around  $f_{vco}$ . This architecture has been successfully used to demonstrate the feasibility of TD sensing [15-19].

In many applications, however, a digital output is preferred. This can be obtained by driving the ETF at a constant frequency,  $f_{drive}$ , derived from a frequency reference such as a crystal oscillator. From (1), this ensures that  $\phi_{ETF}(T) \propto T^{0.9}$ , which can then be digitized with respect to the fixed  $f_{drive}$ .

Fig. 6 shows a precision phase-digitizer. Once again, the ETF's output signal is multiplied by a phase-shifted copy of  $f_{drive}$ , such that the integrator DC input becomes zero. However, the phase-shifted signal is now generated by a digital phase rotator driven by an n-bit ADC. The output of the ADC will then be a digital approximation of  $\phi_{ETF}$  [20].

By regarding the phase-rotator as a phase-domain DAC, and the synchronous phase-detector as a phase differencing node, the system of Fig. 6 may be seen to be an n-bit 1<sup>st</sup>-order, phase-domain sigma-delta modulator (PD $\Sigma\Delta M$ ). Since the required bandwidth is rather low, the sampling frequency can be chosen high enough to ensure that the modulator's resolution is not limited by quantization noise, even when a single-bit phase DAC is used.

Fig. 7 shows an implementation of a 1<sup>st</sup> order, single-bit PD $\Sigma\Delta M$  [20]. The integrator and multiplier are implemented by a g<sub>m</sub>-C stage and chopper, respectively. The modulator's output bitstream is the weighted average of two reference phase shifts,  $\phi_0$  and  $\phi_1$ , which also define the PD $\Sigma\Delta M$ 's phase input range. Since the phase detector is no longer operated at zero DC output, a cosine non-linearity is introduced.





Figure 6: Constant-frequency ETF readout architecture.



Figure 7: An ETF interfaced by a phase-domain sigma-delta modulator.

However, this nonlinearity is systematic and can either be removed by digital post-processing, or used to compensate the  $T^{0.9}$  nonlinearity of  $\phi_{ETF}$  [23].

System-level chopping (not shown) is used to accurately process the ETF's sub-millivolt output signals, while the modulator's decimation filter defines the noise bandwidth. Using this architecture, fully integrated PD $\Sigma\Delta$ Ms with the 14 to 16-bit phase resolution required for precision temperature sensing have been realized [21][24].

## **IV. MEASUREMENT RESULTS**

## A. Implementations

To investigate the feasibility of TD sensing, several test devices have been fabricated. The results of implementations at three different technology nodes (0.7 $\mu$ m and 0.18 $\mu$ m CMOS, and 0.5 $\mu$ m SOI) will be discussed here. A chip photo of a 0.18 $\mu$ m CMOS test device is shown in Fig. 8. All the results presented were achieved with the PD $\Sigma\Delta$ M-based readout architecture discussed above, and, unless otherwise noted, all the devices were packaged in ceramic DIL packages.



Figure 8: Chip photo of a test device in 0.18µm CMOS.



Figure 9: Measured  $\phi_{ETF}$  as a function of temperature.

# **B.** ETF Characteristics

Fig. 9 shows the decimated output of the PD $\Sigma\Delta M$  as a function of temperature for realizations of the reference ETF (Fig. 2) in both bulk and SOI CMOS. It can be seen that in both cases,  $\phi_{ETF}$  has the expected  $T^{0.9}$  temperature dependence up to at least 170°C. Compared to bulk CMOS, the buried SiO<sub>2</sub> layer of the SOI realization increases the thermal impedance between the ETF's heater and thermopile, and thus causes a systematic increase in  $\phi_{ETF}(T)$ .

## C. Device-to-device spread

The device-to-device spread of a TD sensor in a given process is determined with respect to a master curve that represents the average  $\phi_{ETF}(T)$  for a given ETF. Measurements on 16 devices in 0.7µm CMOS show that the resulting spread of the reference ETF corresponds to an untrimmed temperature error of ±0.6°C (3 $\sigma$ ) from -55°C to 125°C [21]. When implemented in 0.18µm CMOS, the same ETF has an untrimmed inaccuracy of only ±0.2°C (3 $\sigma$ ) over that same range (Fig. 10) [24]. These results demonstrate that the device-to-device spread is indeed a strong function of the lithographic accuracy of the process. Measurements on another 16 devices, packaged in plastic TSSOP packages, show that they follow the same master curve, but exhibit slightly increased spread (±0.3°C).



Figure 10: Measured device-to-device spread in bulk and SOI CMOS. The black lines indicate  $3\sigma$  limits.

This result demonstrates that ETFs, unlike BJTs, do not suffer from packaging shift. The slight increase in spread was attributed to the larger thermal resistance (~100K/W) of plastic packages, which increases the amount of self-heating. Variations in either the thermal resistance of the package or the TD sensor's power consumption (~3mW) result in variations in self-heating, and thus increased spread.

As shown in Fig. 9, the SOI devices were measured over an extended temperature range ( $-70^{\circ}$ C to  $170^{\circ}$ C). Over this range, their untrimmed inaccuracy was  $\pm 0.6^{\circ}$ C ( $3\sigma$ ) [25], which is in line with the expected lithographic inaccuracy of the process.

# D. Batch-to-Batch Spread

Rather surprisingly, since lithography was thought to be the dominant source of error, measurements on devices from two MPW runs in 0.18µm CMOS showed significant batch-to batch spread. As shown in Fig. 11, the devices exhibited a batch-to-batch offset of about 2°C, while the intra-batch spread remained at  $\pm 0.2^{\circ}$ C (3 $\sigma$ ). In SOI, however, the batchto-batch variations are much smaller, and a worst case shift in average of about 0.2°C was observed, based on 3 MPW runs over a 1 year period.



Figure 11: Batch-to-batch spread data for ETFs in 0.18µm CMOS (2 batches) and 0.5µm SOI (3 batches). The middle bold lines in the lower plot indicate batch averages.

The most likely cause for the observed batch-to-batch offset is a combination of spread in the thickness of the lightly-doped epi-layer and spread in the doping level of the heavily doped  $p^+$ -substrate. It is known that the thermal conductivity of heavily doped silicon is about 20–30% lower than that of lightly-doped silicon [27]. Since the epi-layer is typically only a few microns thick while  $s = 24\mu m$ , the reference ETF will be sensitive to both the thickness of the epi-layer and the doping level of the substrate [28]. This hypothesis is strengthened by the measurements in SOI CMOS, since the presence of the thermally insulating buried oxide ensures that heat diffusion in the ETF is dominated by the well-defined diffusivity of the lightly-doped epi-layer.

By applying a batch offset trim to the bulk CMOS devices, the residual batch-to-batch error can again be reduced to  $\pm 0.2^{\circ}$ C over a  $-15^{\circ}$ C to  $125^{\circ}$ C range. At lower temperatures, this error increases to  $\pm 0.6^{\circ}$ C.

# E. Thermal interference

When used in ASICs, other heat sources on the die may potentially interfere with the temperature variations detected by the ETF's thermopile. Because the readout circuit is based on synchronous detection, this is only a problems if the heat is generated at  $f_{drive}$  (or its odd multiples), and only if the source of interference is close to the thermopiles, since its heat output would otherwise be thermally low-pass filtered by the die.



The ETF's sensitivity to interference was tested by driving a neighboring heater located 120µm away with a 12mW pseudo-random heat signal derived from  $f_{drive}$ . While an increased self-heating of about 0.5°C was measured, the ETF's resolution or its inaccuracy did not degrade, demonstrating that most of the thermal interference was indeed filtered by the thermal inertia of the die [20].

## V. APPLICATIONS

## A. High temperature sensing

There is an increasing need for temperature sensing at high temperatures (>125°C) in industrial and automotive applications. However, recently released commercial BJT-based sensors offer only  $\pm 1.0^{\circ}$ C inaccuracy at 175°C [29][30]. Because *D* is a monotonic function of temperature over a very wide temperature range [9][10] and because leakage current is only a second-order effect for thermal *delay*-based temperature sensors [22], TD sensors maintain their low untrimmed inaccuracy at even higher temperatures. Preliminary measurements on a few samples indicate that untrimmed inaccuracies of  $\pm 0.5^{\circ}$ C (3 $\sigma$ ) up to 225°C are possible (Fig. 12).

### B. Thermal management of microprocessors

Thermal management of multi-core microprocessors and other large SoCs typically requires several tens of temperature sensors, since large temperature gradients and local hotspots can occur [31]. Although such sensors typically require only moderate accuracy, trimming is undesirable, and they may only occupy minimal chip area [7]. TD sensors are highly aligned with these requirements, since they offer low untrimmed inaccuracy and their area scales with process technology. For the required temperature range (50°C to 120°C), the intra-batch variations are expected to be low, while inter-batch variations can be corrected by a simple wafer-level offset trim.

Thermal management also requires high conversion rates [7], to accommodate the large thermal transients that occur when large digital blocks, e.g. individual microprocessor cores, are switched on and off. Extrapolating from the current measurement results [24], an ETF with  $s = 2\mu m$  will achieve an untrimmed inaccuracy of  $\pm 0.5^{\circ}$ C (3 $\sigma$ ) when implemented at the 32nm node. A heater power consumption of 500 $\mu$ W would then yield 0.2°C<sub>rms</sub> resolution at a 1kS/s conversion rate. In SOI processes, even less power consumption will be

required. Compared to BJT-based sensors in such processes [5][7], TD sensors should achieve better untrimmed accuracy and smaller area, at comparable power dissipation and resolution.

# C. Frequency references

Apart from temperature sensing, ETFs have also been used to create fully integrated frequency references [32]. These also exploit the well-defined characteristics of D, but compensate for its temperature dependence; an inaccuracy of  $\pm 0.1\%$  from  $-55^{\circ}$ C to  $125^{\circ}$ C has been achieved.

## VI. CONCLUSION

This work has presented an overview of temperature sensors based on the measurement of the temperaturedependent thermal diffusivity of silicon (TD sensing). Because this physical property is well-defined, sensors with low untrimmed inaccuracy can be fabricated. The performance of TD sensors scales with process technology and they are insensitive to packaging stress. A 0.18µm CMOS device offers an untrimmed inaccuracy of  $\pm 0.2^{\circ}$ C (3 $\sigma$ ) over the military temperature range, while another device in 0.5µm SOI CMOS offers an untrimmed inaccuracy of  $\pm 0.6$  °C (3 $\sigma$ ) from -70°C to 170°C, and low (~0.2°C) batch-to-batch Their wide operating range makes thermal variations. diffusivity sensors well suited for industrial and automotive applications, while their scaling properties promise greatly improved performance in deep submicron CMOS, making them an interesting alternative to less accurate BJT-based temperature sensors.

#### **ACKNOWLEDGMENTS**

The authors gratefully acknowledge financial and fabrication support provided by National Semiconductor Corporation. We would also like to thank Dan D'Aquino, Mahdi Kashmiri and Saleh Heidary for useful discussions.

#### REFERENCES

- [1] K.A.A. Makinwa, "Smart Temperature Sensors in Standard CMOS," Proc. Eurosensors, Procedia Engineering, pp. 930-939, Sept. 2010
- A.L. Aita, M.A.P. Pertijs, K.A.A. Makinwa, J.H. Huijsing, "A CMOS [2] Smart Temperature Sensor with a Batch-Calibrated Inaccuracy of  $\pm 0.25^{\circ}$ C (3 $\sigma$ ) from -70 to 130°C," *IEEE ISSCC Dig. Tech. Papers*, pp. 340-341, February 2009.
- M.A.P. Pertijs, K.A.A. Makinwa and J.H. Huijsing, "A CMOS temperature sensor with a  $3\sigma$  inaccuracy of  $\pm 0.1^{\circ}$ C from -55°C to 125°C", IEEE J. Solid-State Circuits, pp. 2805-2815, Dec. 2005.
- G. C. M. Meijer, G. Wang, and F. Fruett, "Temperature sensors and [4] voltage references implemented in CMOS technology," IEEE Sensors Journal, vol. 1, no. 3, pp. 225 - 234, Oct. 2001.
- F. Sebastiano et al., "A 1.2-V 10-µW NPN-Based Temperature Sensor [5] in 65-nm CMOS with an Inaccuracy of 0.2°C (3o) From 70°C to 125°C", IEEE J. Solid-State Circuits, vol. 45, is. 12, pp. 2591 - 2601, Dec. 2010.
- K. Souri and K.A.A. Makinwa, "A  $0.12 mm^2 \ 7.4 \mu W$  Micropower [6] Temperature Sensor with an Inaccuracy of 0.2°C (3o) from -30°C to 125°C," Proc. ESSCIRC, pp. 282-285, Sep. 2010.
- Y.W. Li et al., "A 1.05V 1.6mW, 0.45°C  $3\sigma$  Resolution  $\Sigma\Delta$  based [7] Temperature Sensor with Parasitic Resistance Compensation in 32nm Digital CMOS Process, IEEE J. Solid-State Circuits, vol. 44, no. 12, Dec. 2009.

- [8] P. Chen et al., "A Time-Domain SAR Smart Temperature Sensor with a  $3\sigma$  inaccuracy of -0.4°C ~ +0.6°C over a 0°C to 90°C Range", *IEEE J*. Solid-State Circuits, vol. 45, is. 3, pp. 600 - 609, March. 2010.
- [9] P. Turkes, "An ion-implanted resistor as thermal transient sensor for the determination of the thermal diffusivity in silicon," Phys. Status Solidi A, vol. 75, no. 2, pp. 519-523, 1983.
- [10] H.R. Shanks et al., "Thermal conductivity of silicon from 300 to 1400K", Phys. Rev. (USA), Vol. 130, pp. 1743 - 1748, 1963.
- [11] W. T. Matzen, R. A. Meadows, J. D. Merryman, and S. P. Emmons, "Thermal techniques as applied to functional electronic blocks," Proc. IEEE, vol. 52, pp. 1496-1501, Dec. 1964.
- [12] G. Bosch, "A thermal oscillator using the thermo-electric (Seebeck) effect in silicon," Solid-State Electron., vol. 15, no. 8, pp. 849-852, 1972.
- [13] V. Szekely, "Thermal monitoring of microelectronic structures", Microelectronics J., vol. 25, no. 3, pp. 157-170, 1994.
- [14] V. Szekely and M. Rencz, "A new monolithic temperature sensor: the thermal feedback oscillator," Digest Transducers, Jun. 1995, vol. 15, pp. 849-852
- [15] K.A.A. Makinwa and J.F. Witte, "A temperature sensor based on a thermal oscillator," Proc. IEEE Sensors, pp. 1149-1151, Oct. 2005.
- [16] K.A.A. Makinwa and M.F. Snoeij, "A CMOS temperature-to-frequency converter with an inaccuracy of  $\pm 0.5^{\circ}$ C (3 $\sigma$ ) from -40 to 105°C," *IEEE* J. Solid-State Circuits, vol. 41, no. 12, pp. 2992–2997, December 2006.
- [17] C. Zhang and K.A.A. Makinwa, "Interface Electronics for a CMOS Electrothermal Frequency-Locked-Loop", IEEE J. Solid-State Circuits, vol. 43, no. 7, pp. 1603-1608, July 2008.
- [18] C. Zhang and K.A.A. Makinwa, "The effect of substrate doping on the behavior of a CMOS electrothermal frequency-locked-loop," Digest Transducers, pp. 2283-2286, June 2007.
- [19] S. Xia, K.A.A. Makinwa, "Design of an optimized electrothermal filter for a temperature-to-frequency converter", Proc. IEEE Sensors, pp. 1255-1258, Oct. 2007.
- [20] C.P.L. van Vroonhoven and K.A.A. Makinwa, "A CMOS Temperatureto-Digital Converter with an inaccuracy of  $\pm 0.5$  °C (3 $\sigma$ ) from -55 to 125°C," IEEE ISSCC Dig. Tech. Papers, pp. 576-577, February 2008.
- [21] S.M. Kashmiri, S. Xia, K.A.A. Makinwa, "A temperature-to-digital converter based on an optimized electrothermal filter", IEEE J. Solid-State Circuits, pp. 2026 - 2035, Jul. 2009.
- [22] C.P.L. van Vroonhoven, K.A.A. Makinwa, "Thermal Diffusivity Sensors for Wide-Range Temperature Sensing", Proc. IEEE Sensors, pp. 764-767, October 2008.
- [23] C.P.L. van Vroonhoven, K.A.A. Makinwa, "Linearization of a Temperature Sensor Based on Thermal Diffusivity", Proc. IEEE Sensors, pp. 1697–1700, October 2009.
- [24] C.P.L. van Vroonhoven, D. D'Aquino, K.A.A. Makinwa, "A Thermal-Diffusivity-Based Temperature Sensor with an Untrimmed Inaccuracy of ±0.2°C (3σ) from -55°C to 125°C", IEEE ISSCC Dig. Tech. Papers, pp. 314-315, Feb. 2010.
- [25] C.P.L. van Vroonhoven and K.A.A. Makinwa, "An SOI Thermal-Diffusivity-Based Temperature Sensor with ±0.6°C (3o) Untrimmed Inaccuracy from -70°C to 170°C", accepted for presentation at Transducers 2011, Beijing, China, in press.
- [26] T. Veijola, "Simple model for thermal spreading impedance", Proc. *BEC '96*, Oct. 1996, pp. 73–76.[27] M. Asheghi et al., "Thermal conduction in doped single-crystal silicon
- films", Journal of Applied Physics, Vol. 91, pp. 5079-5088, April 2002.
- [28] B. Vermeersch, "Thermal AC Modelling, Simulation and Experimental Analysis of Microelectronic Structures Including Nanoscale and High-Speed Effects," PhD dissertation, University of Gent, 2009.
- [29] ADT7312 specifications, Analog Devices, available online through http://www.analog.com
- [30] LM95172 specifications, National Semiconductor, available online through http://www.national.com
- [31] H.F. Hamann et al., "Hotspot-limited microprocessors: Direct temperature and power distribution measurements," IEEE J. Solid-State Circuits vol. 42, is. 1, pp. 56 -65, Jan. 2007.
- [32] S.M. Kashmiri, M.A.P. Pertijs, K.A.A. Makinwa, "A Thermal-Diffusivity-Based Frequency Reference in Standard CMOS with an Absolute Inaccuracy of ±0.1% from -55°C to 125°C", IEEE J. Solid-State Circuits, vol.45, no.12, pp. 2510-2520, Dec. 2010.